D/AVE NX NX is the latest and most powerful addition to the D/AVE family of rendering cores. It is the first IP to bring full OpenGL ES 2.0/3.1 and VULKAN rendering to the FPGA and SoC world. Targeting graphics user interfaces on displays up to 4K x 4K resolution in the Industrial, Medical, Military, Avionics, Automotive and Consumer markets D/AVE NX is designed to meet the sweet spot of performance and footprint.

By enabling the use of state of the art shader based APIs even on small devices high quality 2D and full 3D applications can be satisfied using the D/AVE NX core. The possibility to work with a modern graphics programming language like OpenGL ES 2.0 enables the user to rapidly build high-end user interfaces (e.g. based on QT, Android or WebGL) and makes new, future proof implementations possible.
D/AVE NX can scale easily to fit exactly into the resource/performance sweet spot for a particular application. Thus entire device families can be equipped with differently scaled variants of the core, making all of them fully software compatible. A single unified software stack and the guarantee to produce exactly the same visual result (at different speeds) allows saving significant development resources. D/AVE NX is highly efficient as the internal multi-level scheduler can maximize the utilization of every HW element even better than the fixed function pipeline of the successful D/AVE cores could. Scheduling also does not have to be pre-computed in the compiler simplifying the compiler and driver architecture considerably.

Download D/AVE NX product brief

Qt Yocto Linux System Solution for Intel PSG SoCs driven by D/AVE NX

D/AVE NX is provided within evaluation kit for Intel PSG Arria 10 including a complete Qt System solution on Yocto Linux and Qt- as well as OpenGL ES 2.0 example applications. The kits include the D/AVE NX QSys component, drivers, documentation etc., i.e. everything that is needed for integration, evaluation and prototyping purposes:

Download D/AVE NX Evaluation Kit – beta release for Intel PSG Arria10 Development Board (313 MB)

Download D/AVE NX Evaluation Kit – beta release for Dreamchip Wiesmann Arria10 Board (488 MB)

A demo SD-Card-image for the Cyclone V SoC based "DE10-Nano SoC Board" is available for download via the following link. The image contains a selection of Qt reference applications and the OpenGL ES 2.0 + Qt demo application "Cube".

Download D/AVE NX demo SD-card-image for "DE10-Nano SoC Board"

D/AVE NX Cube demo on Cyclone V DE10-Nano SoC Board
D/AVE NX "Cube" demo on Cyclone V "DE10-Nano SoC Board": The Qt application (buttons & sliders) on the left side controls a native OpenGL ES 2.0 application (cube) on the right side

Your first steps programming nice HMI and graphics applications using D/AVE NX are supported by a tutorial explaining how to extend the "Cube" demo application. It guides you through the steps to extend the Qt user interface of the demo and to add an animated texture in OpenGL ES 2.0.

Download "D/AVE NX Cube-Demo Qt + OGL ES Tutorial"

D/AVE NX Feature & Technology Overview

System Features

  • Unified Shader Architecture
    • Fully IEEE compatible floating point ALUs (incl. rounding, denormals etc.)
    • True integer arithmetic (8bit, 16bit, 32bit)
  • Massively parallel execution with fine grained Multithreading
  • Scalability throughout the entire design
    • Scaling from tiny footprint up to high end performance with exact same driver / software stack for all versions => same output at different speeds!
  • Bandwidth reduction by e.g. on the fly lossless data compression/ decompression
  • System security features
    • Stop on bus error for integration with memory protection units
    • Hardware out-of-framebuffer memory access protection


  • Full support of all OpenGL ES 2.0/3.1 and VULKAN rendering features
  • High render quality
    • Highly accurate sub pixel positioning, interpolation and filtering
    • Multiple anti-aliasing techniques (including MSAA)
  • Effective texture and frame-buffer compression
  • Hardware supported blending (normal alpha, linear colorspace, Porter-Duff ,…)
  • Various texture and framebuffer formats
  • High resolutions: Frame buffers and textures up to 4k x 4k pixels
  • Support for Image Transformation & Warping
  • Composition Engine

Power Management

  • Memory blocks controlled by Chip Select port
  • Prepared for efficient automatic clock gating
  • Global clock gating as option


  • Low resource consumption (starting at 31K LE)
  • Single clock domain architecture
    • Bus interface clock frequency may differ from core frequency
  • High latency capable
  • Optional internal arbitration to work with a single bus master
  • Adaptors for common bus protocols
    • ARM AMBA: APB for register access, AHB or AXI (preferred) for memory bus master access
    • Intel PSG Avalon as bus adaptors for both register and bus master access
    • Other bus protocols can be easily adapted

Software Drivers

TES provides Khronos conform OpenGL ES 2.0/3.1 and EGL drivers. Both drivers rely on a low level D/AVE NX driver layer abstracting hardware details like the register access and making porting to different CPUs / Operating systems a lot easier.

All drivers have the following features:

  • Fully reentrant & thread-safe
  • Minimal OS dependency (HAL part separated)
  • No inline assembler required
  • Support for multiple D/AVE NX instances
  • Multi-threading support, i.e. multiple applications can use D/AVE NX concurrently
  • Small memory footprint

Related Links

  • Support: This e-mail address is being protected from spambots. You need JavaScript enabled to view it
  • Sales: This e-mail address is being protected from spambots. You need JavaScript enabled to view it

Download D/AVE NX product brief

Download D/AVE NX Evaluation Kit – beta release for Intel PSG Arria10 Development Board (313 MB)

Download D/AVE NX Evaluation Kit – beta release for Dreamchip Wiesmann Arria10 Board (488 MB)

Download D/AVE NX demo SD-card-image for "DE10-Nano SoC Board"

Download D/AVE NX Cube-Demo Qt + OGL ES Tutorial

Update: May 2018


© 2020 TES Corporation · All Rights Reserved